

# **Q 2816A/5516A** Timer E<sup>2</sup> 16K Electrically Erasable PROMs

October 1988

#### Features

- High Endurance Write Cycles
  - 5516A: 1,000,000 Cycles/Byte Minimum
  - 2816A: 10,000 Cycles/Byte Minimum
- On-Chip Timer
  - Automatic Erase and Write Time Out
  - 2 ms Byte Write Time (2816AH)
- All Inputs Latched by Write or Chip Enable
- 5 V ± 10% Power Supply
- Power Up/Down Protection Circuitry
- 200 ns max. Access Time
- Low Power Operation
  - 110 mA max. Active Current
  - 40 mA max. Standby Current
- JEDEC Approved Byte-Wide Pinout
- Military and Extended Temperature Range Available.

#### **Block Diagram**



#### Description

SEEQ's 5516A and 2816A are 5V only, 2Kx8 electrically erasable programmable read only memories (EEPROMs). EEPROMs are ideal for applications which require non-volatility and in-system data modification. The endurance, the minimum number of times that a byte may be written, is 1 million for the 5516A and 10 thousand for the 2816A. The 5516A's extraordinary high endurance was accomplished using SEEQ's proprietary oxyntride EEPROM process and its innovative Q Cell<sup>TM</sup> design. The 5516A is ideal for systems that require frequent updates.

Both EEPROMs have an internal timer that automatically times out the write time. A separate erase cycle is not required and the minimum write enable (WE) pulse width needs to be only 150 ns. The on-chip timer, along with the inputs being latched by a write or chip enable signal edge, frees the microcomputer system for other tasks during the write time. The standard 2816A and 5516A's write time is 10 ms, while the 2816AH's write time (continued on next page)

### Pin Configuration



#### Pin Names

| A <sub>0</sub> -A <sub>10</sub> | ADDRESSES                      |
|---------------------------------|--------------------------------|
| CE                              | CHIP ENABLE                    |
| ŌĒ                              | OUTPUT ENABLE                  |
| WE                              | WRITE ENABLE                   |
| 1/0 <sub>0-7</sub>              | DATA INPUT (WRITE OR<br>ERASE) |
|                                 | DATA OUTPUT (READ)             |

is a fast 2 ms. Once a byte is written, it can be read in 200 ns. The inputs are TTL for both the byte write and read mode.

#### **Device Operation**

There are five operational modes (see Table 1) and, except for the chip erase  $mode^{|\mathcal{I}|}$ , only TTL inputs are required. To write into a particular location, a TTL low is applied to the write enable ( $\overline{WE}$ ) pin of a selected ( $\overline{CE}$  low) device. This, combined with output enable ( $\overline{OE}$ ) being high, initiates a write cycle. During a byte write cycle, addresses are latched on the last falling edge of  $\overline{CE}$  or  $\overline{WE}$  and data is latched on the first rising edge of  $\overline{CE}$  or  $\overline{WE}$ . An internal timer times out the required byte write time. An automatic byte erase is performed internally in the byte write mode.

#### Mode Selection (Table 1)

| Mode             | CE  | ŌĒ              | WE       | I/O                        |
|------------------|-----|-----------------|----------|----------------------------|
| Read             | VIL | VIL             | ViH      | Dout                       |
| Standby          | ViH | Х               | Х        | High Z                     |
| Byte Write       | VIL | ViH             | VIL      | Din                        |
| Write<br>Inhibit | X   | V <sub>IL</sub> | X<br>ViH | High Z/Dout<br>High Z/Dout |

X: any TTL level

# Power Up/Down Considerations

The 2816A/5516A has internal circuitry to minimize a false write during system  $V_{CC}$  power up or down. This circuitry prevents writing under any one of the following conditions.

- 1. V<sub>CC</sub> is less than 3 V. [3]
- A negative Write Enable (WE) transition has not occurred when V<sub>CC</sub> is between 3 V and 5 V.

Writing will also be prevented if  $\overline{CE}$  or  $\overline{OE}$  are in a logical state other than that specified for a byte write in the Mode Selection table.

### Absolute Maximum Stress Ratings\*

| Temperature                |                  |
|----------------------------|------------------|
| Storage                    | -65°C to +150°C  |
| Under Bias                 | . −10°C to +80°C |
| All Inputs or Outputs with |                  |
| Respect to Ground          | +6V to -0.3V     |

\*COMMENT: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **Recommended Operating Conditions**

|                                | 5516A/5516AH<br>2816A/2816AH |
|--------------------------------|------------------------------|
| Temperature Range (Ambient)    | 0°C to 70°C                  |
| V <sub>CC</sub> Supply Voltage | 5 V ± 10%                    |

### **Endurance and Data Retention**

| Symbol          | Parameter         | Value                              | Units       | Condition                       |
|-----------------|-------------------|------------------------------------|-------------|---------------------------------|
| N               | Minimum Endurance | 10,000<br>1,000,000 <sup>[1]</sup> | Cycles/Byte | MIL-STD 883 Test<br>Method 1033 |
| T <sub>DR</sub> | Data Retention    | > 10                               | Years       | MIL-STD 883 Test<br>Method 1008 |

#### NOTES:

- 1.5516A-1 million cycles/byte.
- 2. Chip Erase is an optional mode.
- 3. Characterized. Not tested.



## DC Operating Characteristics T<sub>A</sub>=0° to 70°C, V<sub>CC</sub>=5 V ± 10% unless otherwise noted

|        |                        | L    | imits |       |                                                                                                 |
|--------|------------------------|------|-------|-------|-------------------------------------------------------------------------------------------------|
| Symbol | Parameter              | Min. | Max.  | Units | Test Condition                                                                                  |
| lcc    | Active Vcc Current     |      | 110   | mA    | CE = OE = V <sub>IL</sub> ; All I/O Open;<br>Other Inputs = 5.5 V                               |
| ISB    | Standby Vcc Current    |      | 40    | mA    | $\overline{CE} = V_{IH}, \ \overline{OE} = V_{IL}; \ All \ I/O's$<br>Open; Other Inputs = 5.5 V |
| ILI    | Input Leakage Current  |      | 10    | μА    | V <sub>IN</sub> = 5.5 V                                                                         |
| ILO    | Output Leakage Current |      | 10    | μА    | V <sub>OUT</sub> = 5.5 V                                                                        |
| VIL    | Input Low Voltage      | -0.1 | 0.8   | V     |                                                                                                 |
| ViH    | Input High Voltage     | 2.0  | 6     | V     |                                                                                                 |
| VoL    | Output Low Voltage     |      | 0.4   | V     | IoL = 2.1 mA                                                                                    |
| Vон    | Output High Voltage    | 2.4  |       | V     | IOH = -400 μA                                                                                   |

#### **AC Characteristics**

**Read Operation**  $T_A=0^{\circ}$  to  $70^{\circ}$ C,  $V_{CC}=5$  V  $\pm$  10%, unless otherwise noted

|                                |                              | Limits |      |      |      |                                      |      |      |      |       |
|--------------------------------|------------------------------|--------|------|------|------|--------------------------------------|------|------|------|-------|
| Symbol                         |                              |        |      |      |      | 5516A/5516AH-300<br>2816A/2816AH-300 |      |      |      | 1     |
|                                | Parameter                    | Min.   | Max. | Min. | Max. | Min.                                 | Max. | Min. | Max. | Units |
| t <sub>RC</sub>                | Read Cycle Time              | 200    |      | 250  |      | 300                                  |      | 350  |      | ·ns   |
| tce                            | Chip Enable Access Time      |        | 200  |      | 250  |                                      | 300  |      | 350  | ns    |
| taa                            | Address Access Time          |        | 200  |      | 250  |                                      | 300  |      | 350  | ns    |
| toE                            | Output Enable Access Time    |        | 90   |      | 90   |                                      | 100  |      | 100  | ns    |
| tız                            | CE to Output in Low Z        | 10     |      | 10   |      | 10                                   |      | 10   |      | ns    |
| t <sub>HZ</sub>                | CE to Output in High Z       |        | 100  |      | 100  |                                      | 100  |      | 100  | ns    |
| toLZ                           | OE to Output in Low Z        | 50     |      | 50   |      | 50                                   |      | 50   |      | ns    |
| tonz                           | OE to Output in High Z       |        | 100  |      | 100  |                                      | 100  |      | 100  | ns    |
| tон <sup>[1]</sup>             | Output Hold from Addr Change | 20     |      | 20   | -    | 20                                   |      | 20   |      | ns    |
| teu <sup>[1]</sup>             | CE to Power-up Time          | 0      |      | 0    |      | 0                                    |      | 0    |      | ns    |
| t <sub>PD</sub> <sup>[1]</sup> | CE to Power Down Time        |        | 50   |      | 50   |                                      | 50   |      | 50   | ns    |

# Capacitance[2] TA=25°C, f=1 MHz

| Symbol | Parameter              | Max   | Conditions             |
|--------|------------------------|-------|------------------------|
| CIN    | Input Capacitance      | 6 pF  | V <sub>IN</sub> = 0 V  |
| Cout   | Data (I/O) Capacitance | 10 pF | V <sub>I/O</sub> = 0 V |

# E.S.D. Characteristics

| Symbol                         | Parameter        | Value   | Test Conditions                 |
|--------------------------------|------------------|---------|---------------------------------|
| V <sub>ZAP<sup>[1]</sup></sub> | E.S.D. Tolerance | >2000 V | MIL-STD 883<br>Test Method 3015 |

#### A.C. Test Conditions

Output Load: 1 TTL gate and  $C_L = 100 pF$ Input Rise and Fall Times: <20 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: Inputs 1 V and 2 V Outputs 0.8 V and 2 V

#### NOTES:

- 1. Characterized. Not tested.
- 2. This parameter measured only for the initial qualification and after process or design changes which may affect capacitance.



# **Read Cycle Timing**



# **AC Characteristics**

Write Operation T<sub>A</sub>=0° to 70°C, V<sub>CC</sub>=5 V ± 10% unless otherwise noted

|                     |                                | Limits                        |      |                               |      |                               |      |           |      |       |
|---------------------|--------------------------------|-------------------------------|------|-------------------------------|------|-------------------------------|------|-----------|------|-------|
|                     | ·                              | 5516A-200<br>2816A/2816AH-200 |      | 5516A-250<br>2816A/2816AH-250 |      | 5516A-300<br>2816A/2816AH-300 |      | 2816A-350 |      |       |
| Symbol              | Parameter                      | Min.                          | Max. | Min.                          | Max. | Min.                          | Max. | Min.      | Max. | Units |
| twc                 | Write Cycle Time 5516AH/2816AH |                               | 2    |                               | 2    |                               | 2    | _         | _    | ms    |
|                     | 5516A/2816A                    |                               | 10   |                               | 10   |                               | 10   |           | 10   |       |
| tas                 | Address Set Up Time            | 10                            |      | 10                            |      | 10                            |      | 10        |      | ns    |
| t <sub>AH</sub>     | Address Hold Time              | 50                            |      | 50                            |      | 70                            |      | 70        |      | ns    |
| t <sub>CS</sub>     | Write Set Up Time              | 0                             |      | 0                             |      | 0                             |      | 0         |      | ns    |
| tсн                 | Write Hold Time                | 0                             |      | 0                             |      | 0                             | Ī .  | 0         |      | ns    |
| t <sub>CW</sub>     | CE to End of Write Input       | 150                           |      | 150                           |      | 150                           |      | 150       |      | ns    |
| toes                | OE Set Up Time                 | 10                            |      | 10                            |      | 10                            |      | 10        |      | ns    |
| toeh                | OE Hold Time                   | 10                            |      | 10                            |      | 10                            |      | 10        |      | ns    |
| t <sub>WP</sub> [1] | WE Write Pulse Width           | 150                           |      | 150                           |      | 150                           |      | 150       |      | ns    |
| t <sub>DL</sub>     | Data Latch Time                | 50                            |      | 50                            |      | 50                            |      | 50        |      | ns    |
| t <sub>DV</sub> [2] | Data Valid Time                |                               | 1    |                               | . 1  |                               | 1    |           | 1    | μs    |
| t <sub>DS</sub>     | Data Set Up Time               | 50                            |      | 50                            |      | 50                            |      | 50        |      | ns    |
| t <sub>DH</sub>     | Data Hold Time                 | 0                             |      | 0                             |      | 0                             |      | 0         |      | ns    |

1. WE is noise protected. Less than a 20 ns write pulse will not activate a write cycle.

2. Data must be valid within 1  $\mu$ s maximum after the initiation of a write cycle.



# TTL Byte Write Cycle





#### CE CONTROLLED WRITE CYCLE



# **Ordering Information**

